Title :
Methodology for analysis of TSV stress induced transistor variation and circuit performance
Author :
Yu, Li ; Chang, Wen-Yao ; Zuo, Kewei ; Wang, Jean ; Yu, Douglas ; Boning, Duane
Author_Institution :
Microsyst. Technol. Labs., Massachusetts Inst. of Technol., Cambridge, MA, USA
Abstract :
As continued scaling becomes increasingly difficult, 3D integration with through silicon vias (TSVs) has emerged as a viable solution to achieve higher bandwidth and power efficiency. Mechanical stress induced by thermal mismatch between TSVs and the silicon bulk arising during wafer fabrication and 3D integration, is a key constraint. In this work, we propose a complete flow to characterize the influence of TSV stress on transistor and circuit performance. First, we analyze the thermal stress contour near the silicon surface with single and multiple TSVs through both finite element analysis (FEA) and linear superposition methods. Then, the biaxial stress is converted to mobility and threshold voltage variations depending on transistor type and geometric relation between TSVs and transistors. Next, we propose an efficient algorithm to calculate circuit variation corresponding to TSV stress based on a grid partition approach. Finally, we discuss a TSV pattern optimization strategy, and employ a series of 17-stage ring oscillators using 40 nm CMOS technology as a test case for the proposed approach.
Keywords :
CMOS integrated circuits; MOSFET; finite element analysis; integrated circuit testing; optimisation; oscillators; three-dimensional integrated circuits; 17-stage ring oscillator; 3D integration; CMOS technology; FEA; TSV pattern optimization strategy; TSV stress induced transistor variation analysis; biaxial stress conversion; circuit performance; circuit variation calculation; finite element analysis; geometric relation; grid partition approach; linear superposition method; mechanical stress; mobility voltage variation; size 40 nm; thermal mismatch; thermal stress contour analysis; threshold voltage variation; through silicon vias; wafer fabrication; Finite element methods; Layout; Silicon; Stress; Threshold voltage; Through-silicon vias; Transistors;
Conference_Titel :
Quality Electronic Design (ISQED), 2012 13th International Symposium on
Conference_Location :
Santa Clara, CA
Print_ISBN :
978-1-4673-1034-5
DOI :
10.1109/ISQED.2012.6187497