Title :
Low temperature wafer-scale 3D ICs: technology and characteristics
Author :
Kim, Sang K Kevin ; Tiwari, Sandip
Author_Institution :
Dept. of Electr. & Comput. Eng., Cornell Univ., Ithaca, NY, USA
Abstract :
Fabrication techniques that allow wafer-scale transplantation, bonding and interconnecting of fully fabricated device layers with thickness on the order of micrometers are described. The temperature budget of this 3D integration technology is less than 350 °C and the approach utilizes Benzocyclobutene (BCB) as the permanent wafer bonding medium. Alignment registration of several micrometers between donor device layer to the host substrate is achieved. The characterization of devices, structures and process conditions are presented. Also, measurement of heating effects and temperatures in a 3D IC environment is described. The 3D integration approach allows reduction in crosstalk for mixed-signal applications using inter-device layer ground planes. This technique shows -8 dB of crosstalk attenuation between device layers. The newly developed 3D integration fabrication methodology can be extended beyond silicon-based devices to SiGe and III-IV technologies.
Keywords :
integrated circuit interconnections; integrated circuit manufacture; silicon-on-insulator; wafer bonding; wafer-scale integration; 3D integration; benzocyclobutene; bonding; fabrication techniques; heating effects; interconnecting; interdevice layer ground planes; low temperature wafer scale; wafer scale transplantation; Crosstalk; Fabrication; Heating; Integrated circuit interconnections; Land surface temperature; Power system interconnection; Silicon on insulator technology; Thermal conductivity; Three-dimensional integrated circuits; Wafer bonding;
Conference_Titel :
Integrated Circuit Design and Technology, 2005. ICICDT 2005. 2005 International Conference on
Print_ISBN :
0-7803-9081-4
DOI :
10.1109/ICICDT.2005.1502626