DocumentCode :
1894372
Title :
Implementation of Haar Transform with PDDA Architecture for Flexible Scales
Author :
Bo, Zhu ; Rong, Shi ; Qun, Wan
Author_Institution :
Nat. Inf. Control Lab., Chengdu, China
Volume :
1
fYear :
2009
fDate :
10-11 Oct. 2009
Firstpage :
617
Lastpage :
620
Abstract :
In this paper, a novel approach to the flexible scales of Haar wavelet transform in FPGAs is proposed, which could be achieved by only a single parallel dynamic distributed arithmetic (PDDA) FIR architecture with some pipelining registers. In addition, floating-point system is adopted to provide higher resolution over a large dynamic range. Furthermore, the scheme is mapped into a Xilinx Virtex5 FPGA chip. The synthesis results demonstrate it performs faster and consumes less resource under the same precision compared with conventional methods.
Keywords :
Haar transforms; field programmable gate arrays; floating point arithmetic; pipeline arithmetic; wavelet transforms; Haar wavelet transform; PDDA architecture; Xilinx Virtex5 FPGA chip; floating-point system; parallel dynamic distributed arithmetic; pipelining register; Arithmetic; Digital signal processing; Discrete wavelet transforms; Field programmable gate arrays; Filter bank; Finite impulse response filter; Lattices; Parallel processing; Pipeline processing; Wavelet transforms; DA; FPGA; real-time signal processing; wavelet;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Intelligent Computation Technology and Automation, 2009. ICICTA '09. Second International Conference on
Conference_Location :
Changsha, Hunan
Print_ISBN :
978-0-7695-3804-4
Type :
conf
DOI :
10.1109/ICICTA.2009.154
Filename :
5287577
Link To Document :
بازگشت