Title :
A compact pipelined architecture with high-throughput for context-based binary arithmetic coding
Author :
Yu, Chu ; Hu, Hwai-Tsu
Author_Institution :
Department of Electronic Engineering, National I-Lan University, 260, Taiwan
Abstract :
This paper presents a novel pipelined ASIC architecture for the context-based binary arithmetic encoder in JPEG2000. With the employment of a compact 4-stage pipelined architecture, the proposed encoding architecture is able to process every input symbol within one clock cycle. This architecture not only overcomes the problem of unfixed pipeline stages emerging from the uncertain times of renormalizations during the encoding phase, but also reduces the number of registers necessitated by the pipeline structure.
Keywords :
Application specific integrated circuits; Arithmetic; Clocks; Data compression; Discrete wavelet transforms; Encoding; Hardware; Image coding; Pipelines; Transform coding;
Conference_Titel :
SOC Conference, 2007 IEEE International
Conference_Location :
Hsin Chu, Taiwan
Print_ISBN :
978-1-4244-1592-2
Electronic_ISBN :
978-1-4244-1593-9
DOI :
10.1109/SOCC.2007.4545420