Title :
Design of ultra low power CML MUXs and latches with forward body bias
Author :
Hsu, Hsiang-Ju ; Chiu, Ching-Te ; Hsu, YarSun
Author_Institution :
Department of Electrical Engineering, National Tsing Hua University, Hsinchu, Taiwan
Abstract :
In this paper, a novel Forward Body Biasing (FBB) circuit is proposed for ultra low power Current Mode Logic (CML) MUXs and Latches. Through the proposed clocked-power FBB circuit, the supply voltage VDD and the dc-level of the differential inputs can be reduced significantly, while maintaining the original swing of differential outputs. Our architecture can reach power saving up to 60%, and 50% in average with slight penalty of area and frequency. The design methodology and performance analysis for FBB CML MUXs and Latches are presented. The same design concept can also be extended to logic circuits composed of differential input pairs.
Keywords :
CMOS logic circuits; Clocks; Diodes; Energy consumption; Latches; Logic circuits; MOSFETs; Power dissipation; Pulse generation; Voltage;
Conference_Titel :
SOC Conference, 2007 IEEE International
Conference_Location :
Hsin Chu, Taiwan
Print_ISBN :
978-1-4244-1592-2
Electronic_ISBN :
978-1-4244-1593-9
DOI :
10.1109/SOCC.2007.4545445