DocumentCode :
1896233
Title :
Low-power high-performance FinFET sequential circuits
Author :
Tawfik, Sherif A. ; Kursun, Volkan
Author_Institution :
Department of Electrical and Computer Engineering, University of Wisconsin - Madison, 53706-1691, USA
fYear :
2007
fDate :
26-29 Sept. 2007
Firstpage :
145
Lastpage :
148
Abstract :
Scaling of single-gate bulk MOSFET faces great challenges in the nanometer regime due to the severe short-channel effects that cause an exponential increase in the leakage power. Double-gate MOSFET technologies mitigate this limitation by providing an excellent control over a thin silicon body with two electrically coupled gates. FinFET is the most attractive choice among the double-gate transistor architectures because of the self alignment of the two gates and the similarity of the fabrication steps to the existing standard CMOS technology. In this paper, new sequential circuits based on independent-gate FinFETs are proposed to simultaneously reduce the power consumption and the circuit area. With the proposed independently biased double-gate FinFET sequential circuits, the active power consumption, the leakage power, the clock power, and the circuit area are reduced by up to 46%, 42%, 26%, and 20%, respectively, as compared to the standard sequential circuits with tied-gate FinFETs.
Keywords :
CMOS technology; Clocks; Coupling circuits; Energy consumption; Fabrication; FinFETs; MOSFET circuits; Power MOSFET; Sequential circuits; Silicon;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
SOC Conference, 2007 IEEE International
Conference_Location :
Hsin Chu, Taiwan
Print_ISBN :
978-1-4244-1592-2
Electronic_ISBN :
978-1-4244-1593-9
Type :
conf
DOI :
10.1109/SOCC.2007.4545446
Filename :
4545446
Link To Document :
بازگشت