Title :
Fault emulation with optimized assignment of circuit nodes to fault injectors
Author :
Sedaghat-Maman, Reza
Author_Institution :
Inst. of Microelectron. Syst., Hannover Univ., Germany
fDate :
31 May-3 Jun 1998
Abstract :
Fault injection into an optimized circuit is made possible with the introduction of additional logic called fault injectors, which are controlled by a fault activator. In order to attain an optimum utilization of FPGA resources a novel technique is presented for the assignment of nodes and corresponding fault injectors in the matrix form of the fault activator
Keywords :
circuit optimisation; fault diagnosis; field programmable gate arrays; logic CAD; FPGA resources; circuit nodes; fault emulation; fault injectors; matrix form; optimized assignment; optimum utilization; Circuit faults; Circuit simulation; Control systems; Decoding; Digital circuits; Emulation; Field programmable gate arrays; Logic circuits; Microelectronics; Software prototyping;
Conference_Titel :
Circuits and Systems, 1998. ISCAS '98. Proceedings of the 1998 IEEE International Symposium on
Conference_Location :
Monterey, CA
Print_ISBN :
0-7803-4455-3
DOI :
10.1109/ISCAS.1998.705230