DocumentCode :
1896921
Title :
ESD protection design for Giga-Hz high-speed I/O interfaces in a 130-nm CMOS process
Author :
Hsiao, Yuan-Wen ; Ker, Ming-Dou ; Chiu, Po-Yen ; Huang, Chun ; Tseng, Yuh-Kuang
Author_Institution :
Nanoelectronics and Gigascale Systems Laboratory, Institute of Electronics, National Chiao-Tung University, Hsinchu, Taiwan
fYear :
2007
fDate :
26-29 Sept. 2007
Firstpage :
277
Lastpage :
280
Abstract :
The electrostatic discharge (ESD) protection design for high-speed input/output (I/O) interfaces in a 130-nm CMOS process is proposed in this paper. First, the ESD protection devices were designed and fabricated to evaluate their ESD robustness and the parasitic effects in giga-hertz frequency band. With the knowledge on the dependence of device dimensions on ESD robustness and the parasitic capacitance, the ESD protection circuit for high-speed I/O interfaces was designed with minimum degradation on high-speed circuit performance but satisfactory high ESD robustness.
Keywords :
Bonding; CMOS process; Circuit optimization; Clamps; Degradation; Diodes; Electrostatic discharge; Parasitic capacitance; Protection; Robustness;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
SOC Conference, 2007 IEEE International
Conference_Location :
Hsin Chu, Taiwan
Print_ISBN :
978-1-4244-1592-2
Electronic_ISBN :
978-1-4244-1593-9
Type :
conf
DOI :
10.1109/SOCC.2007.4545474
Filename :
4545474
Link To Document :
بازگشت