DocumentCode :
1896933
Title :
A novel methodology for power consumption reduction in a class of DSP algorithms
Author :
Masselos, K. ; Merakos, P. ; Stouraitis, T. ; Goutis, C.E.
Author_Institution :
Dept. of Electr. & Comput. Eng., Patras Univ., Greece
Volume :
6
fYear :
1998
fDate :
31 May-3 Jun 1998
Firstpage :
199
Abstract :
In this paper a novel approach for low power realization of DSP algorithms that are based on inner product computation is proposed. Inner product computation between data and coefficients is a very common computational structure in DSP algorithms. The proposed methodology is based on an architectural transformation that reorders the sequence of evaluation of the partial products forming the inner products. The total Hamming distance of the sequence of coefficients, which are known before realization, is used as the cost function driving the reordering. The reordering of computation reduces the switching activity at the inputs of the computational units. Experimental results show that the proposed methodology leads to significant savings in switching activity and thus in power consumption
Keywords :
Hamming codes; circuit optimisation; convolution; digital signal processing chips; DSP algorithms; Hamming distance; architectural transformation; computational structure; computational units; cost function; inner product computation; low power realization; partial products; power consumption reduction; switching activity; Circuits; Communication switching; Convolution; Digital signal processing; Discrete wavelet transforms; Energy consumption; Finite impulse response filter; Power dissipation; Power engineering computing; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 1998. ISCAS '98. Proceedings of the 1998 IEEE International Symposium on
Conference_Location :
Monterey, CA
Print_ISBN :
0-7803-4455-3
Type :
conf
DOI :
10.1109/ISCAS.1998.705246
Filename :
705246
Link To Document :
بازگشت