Title :
Multiple clock domain synchronization for network on chip architectures
Author :
Nyathi, Jabulani ; Sarkar, Souradip ; Pande, Partha Pratim
Author_Institution :
Washington State University, Pullman, 99163, USA
Abstract :
The Network-on-Chip (NoC) is emerging as a revolutionary methodology in solving the performance limitations arising out of long interconnects. Continued advancement of NoC designs is heavily dependent on the ability to effectively communicate among the constituent Intellectual Property (IP) blocks/Embedded cores, as well as manage/reduce energy dissipation. This paper presents a low-latency, low-energy synchronization mechanism for Network on Chip architectures, which enables the network to span a system-on-chip (SoC) with multiple independent clock domains. The proposed interface scheme has been compared to another existing scheme and shown to outperform it in terms of latency and energy dissipation.
Keywords :
Clocks; Communication switching; Delay; Energy dissipation; Energy management; Frequency synchronization; Intellectual property; Network-on-a-chip; Switches; System-on-a-chip;
Conference_Titel :
SOC Conference, 2007 IEEE International
Conference_Location :
Hsin Chu, Taiwan
Print_ISBN :
978-1-4244-1592-2
Electronic_ISBN :
978-1-4244-1593-9
DOI :
10.1109/SOCC.2007.4545477