DocumentCode :
1897288
Title :
Weighted partitioning of sequential processing chains for dynamically reconfigurable FPGAS
Author :
Feilen, Michael ; Iliopoulos, A. ; Vonbun, Michael ; Stechele, Walter
Author_Institution :
Lehrstuhl fur Integrierte Syst., Tech. Univ. Munchen, Munich, Germany
fYear :
2013
fDate :
2-4 Sept. 2013
Firstpage :
1
Lastpage :
8
Abstract :
Temporal runtime-reconfiguration of FPGAs allows for a resource-efficient sequential execution of signal processing modules. Approaches for partitioning processing chains into modules have been derived in various previous works. We will present a metric for weighted partitioning of pre-defined processing element sequences. The proposed method yields a set of reconfigurable partitions, which are balanced in terms of resources, while jointly have a minimal data throughput. Using this metric, we will formulate a partitioning algorithm with linear complexity and will compare our approach to the state of the art.
Keywords :
field programmable gate arrays; logic partitioning; reconfigurable architectures; dynamically reconfigurable FPGA; linear complexity; minimal data throughput; partitioning processing chains; pre-defined processing element sequences; reconfigurable partitions; resource-efficient sequential execution; sequential processing chains; signal processing modules; temporal runtime-reconfiguration; weighted partitioning; Field programmable gate arrays; Joints; Measurement; Partitioning algorithms; Resource management; Signal processing algorithms; Throughput;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Field Programmable Logic and Applications (FPL), 2013 23rd International Conference on
Conference_Location :
Porto
Type :
conf
DOI :
10.1109/FPL.2013.6645521
Filename :
6645521
Link To Document :
بازگشت