DocumentCode :
1897814
Title :
A directional coarse-grained power gated FPGA switch box and power gating aware routing algorithm
Author :
Chin Hau Hoo ; Yajun Ha ; Kumar, Ajit
Author_Institution :
Dept. of Electr. & Comput. Eng., Nat. Univ. of Singapore, Singapore, Singapore
fYear :
2013
fDate :
2-4 Sept. 2013
Firstpage :
1
Lastpage :
4
Abstract :
Leakage power has become an important component of the total power consumption in FPGAs as process technology shrinks. In addition, a significant amount of leakage power in FPGAs is consumed by the routing resources. Therefore, leakage power reduction in FPGAs should begin with the routing resources. In this paper, we propose a novel directional coarse-grained power gating architecture for switch boxes. In addition, the existing VPR routing algorithm has been adapted with a new cost function to support the new power gating architecture. Results have shown that the new cost function yields an average improvement of 22% as compared to the existing VPR cost function in terms of the number of power gating regions that can be turned off.
Keywords :
field programmable gate arrays; low-power electronics; network routing; VPR routing algorithm; cost function; directional coarse-grained power gated FPGA switch box; directional coarse-grained power gating architecture; leakage power reduction; power gating aware routing algorithm; process technology; total power consumption; Cost function; Field programmable gate arrays; Logic gates; Routing; Switches; Switching circuits; Transistors; Coarse-grained power gating; power-aware routing algorithm;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Field Programmable Logic and Applications (FPL), 2013 23rd International Conference on
Conference_Location :
Porto
Type :
conf
DOI :
10.1109/FPL.2013.6645548
Filename :
6645548
Link To Document :
بازگشت