Title :
Dependable Dynamic Partial Reconfiguration with minimal area & time overheads on Xilinx FPGAS
Author :
Di Carlo, S. ; Gambardella, Giulio ; Indaco, M. ; Prinetto, P. ; Rolfo, Daniele ; Trotta, Pascal
Author_Institution :
Dipt. di Autom. e Inf., Politec. di Torino, Turino, Italy
Abstract :
Thanks to their flexibility, FPGAs are nowadays widely used to implement digital systems´ prototypes and, more frequently, their final releases. Reconfiguration traditionally required an external controller to upload contents in the FPGA. Dynamic Partial Reconfiguration (DPR) opens new horizons in FPGAs´ applications, providing many new utilization paradigms, as it enables an FPGA to reconfigure itself: no external controller is required since it can be included in the FPGA. However, DPR also introduces reliability issues related to errors in the partial reconfiguration bitstreams. FPGA manufacturers currently provide solutions that are not efficient. In this paper new DfD (Design for Dependability) techniques are proposed. Exploiting information density of configuration data, they improve the performance while providing the same reliability characteristics as the previous ones.
Keywords :
field programmable gate arrays; integrated circuit reliability; logic design; FPGA manufacturers; Xilinx FPGA; configuration data; dependable dynamic partial reconfiguration; design for dependability techniques; digital systems prototypes; information density; minimal area overhead; partial reconfiguration bitstreams; reliability characteristics; reliability issues; time overhead; Error probability; Field programmable gate arrays; Hardware; Loading; Performance evaluation; Reliability; System-on-chip;
Conference_Titel :
Field Programmable Logic and Applications (FPL), 2013 23rd International Conference on
Conference_Location :
Porto
DOI :
10.1109/FPL.2013.6645549