Title :
An automatic FPGA design and implementation framework
Author :
Qian Zhao ; Amagasaki, Motoki ; Iida, Michihisa ; Kuga, Morihiro ; Sueyoshi, Tetsuro
Author_Institution :
Grad. Sch. of Sci. & Technol., Kumamoto Univ., Kumamoto, Japan
Abstract :
Conventional FPGA design and implementation processes involve two separate flows. The FPGA architecture is determined by academic FPGA design flow. However, in the implementation phase, commercial VLSI design flow are used. In this research, we propose an FPGA design framework in order to improve synthesizable FPGA IP design efficiency. A novel FPGA routing tool is developed in this framework, namely the EasyRouter, which can bridge the two flows efficiently. With this design flow, accurate physical information can be reported when a new FPGA IP architecture is evaluated with reliable commercial VLSI CADs.
Keywords :
VLSI; field programmable gate arrays; logic design; EasyRouter tool; FPGA architecture; FPGA routing tool; academic FPGA design flow; automatic FPGA design; commercial VLSI CAD; commercial VLSI design flow; synthesizable FPGA IP design efficiency; Delays; Design automation; Field programmable gate arrays; Hardware design languages; IP networks; Routing; Very large scale integration;
Conference_Titel :
Field Programmable Logic and Applications (FPL), 2013 23rd International Conference on
Conference_Location :
Porto
DOI :
10.1109/FPL.2013.6645593