DocumentCode :
1899282
Title :
PLL-Clockgenerator for Two Marginally Spaced Frequencies
Author :
Ley, M. ; Luschnig, W.
Author_Institution :
Siemens/Entwicklungszentrum fuer Mikroelektronik, Villach, Austria
fYear :
1987
fDate :
23-25 Sept. 1987
Firstpage :
161
Lastpage :
164
Abstract :
A high precision clock generator circuit providing a crystal-stable 160 MHz clock and a second one with about 0.1 - 0.8% higher frequency out of a single digital PLL has been designed. Such adjacent clock frequencies are needed for digital clock recovery circuits used in data receivers. Circuitry, layout and measured data are presented.
Keywords :
Capacitors; Charge pumps; Circuits; Clocks; Delay; Frequency; Jitter; Phase detection; Phase locked loops; Ring oscillators;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid-state Circuits Conference, 1987. ESSCIRC '87. 13th European
Conference_Location :
Taunus-Tagungs-Zentrum, F.R. Germany
Print_ISBN :
3800715341
Type :
conf
Filename :
5434929
Link To Document :
بازگشت