DocumentCode :
1901788
Title :
Reliability oriented process and device simulations of power VDMOS transistors in Bipolar/CMOS/DMOS technology
Author :
Rey-Tauriac, Y. ; Taurin, M. ; Lhermite, H. ; Bonnaud, O.
Author_Institution :
STMicroelectron., Rennes, France
fYear :
2003
fDate :
7-11 July 2003
Firstpage :
29
Lastpage :
35
Abstract :
The reliability prediction of device is really important for power device for which the functioning conditions can be severe. First, this paper presents two-dimensional process and device simulation results of power VDMOS one-cell in a Bipolar/CMOS/DMOS technology. The VDMOS process simulation is divided in three bricks: buried layer, active zone and sinker, and for more accuracy it takes into account all thermal budget. For process simulation, good results on sheet resistance, lateral and vertical doping diffusions are compared to experimental results. Electrical simulations are performed using mobility models for conduction regime, and impact ionisation model for breakdown voltage; they are in good agreement with experimental ones, confirming the good choice of models and possibility of device optimisation with TCAD approach. VDMOS transistors for automotive applications are submitted to high temperatures which can degrade electrical parameters; electrical simulations of threshold voltage, on-resistance, and saturation current are performed using previous models in function of temperature in the range 323 K to 423 K. Moreover, in this work, using process and electrical simulations of vertical power MOS (VDMOS) adapted to the process developed by STMicroelectronics, we deduced by comparison with HTRB (High Temperature Reverse Bias) analysis, the contamination of gate oxide. This approach allows evaluating the contamination level especially, degradation coming from mobile ions.
Keywords :
buried layers; power MOSFET; semiconductor device breakdown; semiconductor device models; semiconductor device reliability; semiconductor doping; 323 to 423 K; TCAD; bipolar-CMOS-DMOS; breakdown voltage; buried layer; conduction regime; device simulations; doping diffusions; electrical parameters; electrical simulations; ionisation model; mobile ions; mobility models; power VDMOS transistors; power device; reliability; sheet resistance; sinker; threshold voltage; Analytical models; CMOS process; CMOS technology; Contamination; Degradation; Doping; Electric resistance; Impact ionization; Semiconductor process modeling; Temperature distribution;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Physical and Failure Analysis of Integrated Circuits, 2003. IPFA 2003. Proceedings of the 10th International Symposium on the
Print_ISBN :
0-7803-7722-2
Type :
conf
DOI :
10.1109/IPFA.2003.1222733
Filename :
1222733
Link To Document :
بازگشت