Title :
Implementing array multipliers in Xilinx FPGAs
Author :
Canik, Robert W. ; Swartlander, E.E.
Author_Institution :
Nat. Instrum. Corp., Austin, TX, USA
fDate :
31 Oct-2 Nov 1994
Abstract :
This paper discusses aspects to consider when mapping array multiplier designs to field programmable gate arrays (FPGAs). FPGAs provide configurable logic through an array of configurable logic modules interconnected by programmable routing resources and surrounded by programmable Input/Output blocks. However due to the lack of consistent structure most typical designs do not map well to FPGAs. The structure of array multipliers make them a natural fit for FPGA realization, potentially delivering the performance and utilization originally promised at the introduction of FPGAs. Two design examples are developed and mapped to the Xilinx family of FPGAs. The results of this effort are reported and projections are made as to how the designs performance vary when they are scaled for larger applications and the speed grades of the components are changed
Keywords :
field programmable gate arrays; logic design; multiplying circuits; network routing; Xilinx FPGA; array multiplier designs; configurable logic modules; field programmable gate arrays; performance; programmable input/output blocks; programmable routing resources; speed grades; Delay; Field programmable gate arrays; Instruments; Integrated circuit interconnections; Logic arrays; Logic design; Logic devices; Programmable logic arrays; Routing; Switches;
Conference_Titel :
Signals, Systems and Computers, 1994. 1994 Conference Record of the Twenty-Eighth Asilomar Conference on
Conference_Location :
Pacific Grove, CA
Print_ISBN :
0-8186-6405-3
DOI :
10.1109/ACSSC.1994.471683