DocumentCode :
1902537
Title :
Design and Implementation of 2×4 Network on Chip Interconnection Architecture
Author :
Ju, Xingang ; Yang, Liang ; Feng, Chunyang ; Huang, Shitan
Author_Institution :
Xi´´an Microelectron. Technol. Inst., Xi´´an, China
fYear :
2010
fDate :
25-26 Dec. 2010
Firstpage :
1
Lastpage :
4
Abstract :
Design and Implementation of network on chip interconnection architecture for eight compute-intensive processors are mainly presented in this paper. Firstly, through analysis and comparison of three common NoC topologies, 2×4 2D Turos is chosen as the final topology, and the single routing node architecture is designed, including packet format, routing and arbitration. Secondly, routing nodes coding, routing algorithm and node degree routing direction are designed. Thirdly, the programming and simulation of 2×4 NoC interconnection architecture are implemented, and it achieves pipeline operation. The result shows the correctness of the interconnection architecture design. Finally, it is chosen XC4VSX55-12ff1148 of Virtex4 to synthesize, the maximum frequency can up to 268 MHz, which provides foundation of subsequent research and application.
Keywords :
network routing; network topology; network-on-chip; Turos topology; network-on-chip interconnection architecture; node degree routing direction; routing algorithm; routing nodes coding; single routing node architecture; Algorithm design and analysis; Computer architecture; Encoding; Network topology; Program processors; Routing; Topology;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Information Engineering and Computer Science (ICIECS), 2010 2nd International Conference on
Conference_Location :
Wuhan
ISSN :
2156-7379
Print_ISBN :
978-1-4244-7939-9
Electronic_ISBN :
2156-7379
Type :
conf
DOI :
10.1109/ICIECS.2010.5678411
Filename :
5678411
Link To Document :
بازگشت