DocumentCode :
1902710
Title :
Generation of emulation platforms for NoC exploration on FPGA
Author :
Tan, Junyan ; Fresse, Virginie ; Rousseau, Frédéric
Author_Institution :
Hubert Curien Lab., Univ. of Jean Monnet-Univ. of Lyon, St. Etienne, France
fYear :
2011
fDate :
24-27 May 2011
Firstpage :
186
Lastpage :
192
Abstract :
NoC (Network on Chip) architecture exploration is an up to date problem with today´s multimedia applications and platforms. The presented methodology gives a solution to easily evaluate timing and resource performances tuning several architectural parameters, in order to find the appropriate NoC architecture with a unique emulation platform. In this paper, a design flow that generates NoC-based emulation platforms on FPGA is presented. From specified traffic scenarios, our tool automatically inserts appropriate IP blocks (emulation blocks and routing algorithm) and generates an RTL NoC model with specific and tunable components that is synthesized on FPGA.
Keywords :
field programmable gate arrays; integrated circuit design; network-on-chip; FPGA; IP blocks; NoC exploration; RTL NoC model; design flow; emulation platform generation; multimedia applications; network on chip architecture exploration; Algorithm design and analysis; Emulation; Field programmable gate arrays; Generators; IP networks; Routing; Signal processing algorithms;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Rapid System Prototyping (RSP), 2011 22nd IEEE International Symposium on
Conference_Location :
Karlsruhe
ISSN :
Pending
Print_ISBN :
978-1-4577-0658-5
Electronic_ISBN :
Pending
Type :
conf
DOI :
10.1109/RSP.2011.5929994
Filename :
5929994
Link To Document :
بازگشت