DocumentCode :
1903575
Title :
The design of processing elements on a multiprocessor system with a high-bandwidth, high-latency interconnection network
Author :
Kenner, Richard ; Dickey, Susan ; Teller, Patricia J.
Author_Institution :
Courant Inst. of Math. Sci., New York Univ., NY, USA
Volume :
1
fYear :
1989
fDate :
3-6 Jan 1989
Firstpage :
319
Abstract :
A description is given of the ways in which the environment of a highly parallel, high-latency interconnection network is different from that encountered in a uniprocessor system. The impact of these differences on the design of the processing elements is discussed. Methods that can be used to evaluate the impact of architectural choices on the performance of any system that uses a similar network are examined. Two detailed designs of processing elements, one using a CISC (complex-instruction-set computer) processor and the other using a RISC (reduced-instruction-set computer) are given as examples
Keywords :
multiprocessor interconnection networks; reduced instruction set computing; CISC; design; interconnection network; multiprocessor system; processing elements; reduced-instruction-set computer; Analytical models; Bandwidth; Contracts; Delay; Multiprocessing systems; Multiprocessor interconnection networks; Operating systems; Process design; Prototypes; Reduced instruction set computing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
System Sciences, 1989. Vol.I: Architecture Track, Proceedings of the Twenty-Second Annual Hawaii International Conference on
Conference_Location :
Kailua-Kona, HI
Print_ISBN :
0-8186-1911-2
Type :
conf
DOI :
10.1109/HICSS.1989.47173
Filename :
47173
Link To Document :
بازگشت