DocumentCode :
1903920
Title :
Design of an IEEE 802.15.3c baseband processor in FPGA
Author :
Véstias, Mário ; Sarmento, Helena
Author_Institution :
INESC-ID/ISEL/IP Lisbon, Lisbon, Portugal
fYear :
2012
fDate :
3-5 Sept. 2012
Firstpage :
102
Lastpage :
106
Abstract :
This paper presents the implementation of the OFDM demodulator and the Viterbi decoder, proposed as part of a wireless High Definition video receiver to be integrated in an FPGA. These blocks were implemented in a Xilinx Virtex-6 FPGA. The complete system was previously modeled and simulated using Matlab/Simulink to extract important hardware characteristics for the FPGA implementation.
Keywords :
OFDM modulation; Viterbi decoding; demodulators; field programmable gate arrays; personal area networks; video coding; IEEE 802.15.3c baseband processor design; Matlab/Simulink; OFDM demodulator; Viterbi decoder; Xilinx Virtex-6 FPGA; wireless high definition video receiver; Decoding; Delay; Field programmable gate arrays; OFDM; Receivers; Viterbi algorithm; Wireless communication;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Consumer Electronics - Berlin (ICCE-Berlin), 2012 IEEE International Conference on
Conference_Location :
Berlin
ISSN :
2166-6814
Print_ISBN :
978-1-4673-1546-3
Type :
conf
DOI :
10.1109/ICCE-Berlin.2012.6336503
Filename :
6336503
Link To Document :
بازگشت