Title :
A system design for real-time fault-tolerant computer networks
Author :
Shih, Feng-Hsien Warren ; Nakajima, Kazuo
Author_Institution :
IBM Thomas J. Watson Res. Center, Yorktown Heights, NY, USA
Abstract :
A system design that provides efficient self-testing and optimal real-time diagnosis for multiprocessor computer networks is presented. In this design, a test is performed by running a common system task on two processors and comparing their signal signatures, obtained from the data port and the control register. A simple diagnosis structure to be derived from a given system architecture is proposed. Optimal real-time diagnosis is achieved using a hardware accelerator based on the unit-diagnosis structure. The hardware used for both the comparison testing and the fault diagnosis are simple, sufficient, and suitable for real-time implementation. It is shown that the proposed design can be applied to most fault-tolerant architectures
Keywords :
automatic testing; fault tolerant computing; real-time systems; comparison testing; control register; hardware accelerator; optimal real-time diagnosis; real-time fault-tolerant computer networks; self-testing; signal signatures; system design; unit-diagnosis structure; Built-in self-test; Computer networks; Control systems; Fault tolerant systems; Hardware; Performance evaluation; Real time systems; Signal design; Signal processing; System testing;
Conference_Titel :
System Sciences, 1989. Vol.I: Architecture Track, Proceedings of the Twenty-Second Annual Hawaii International Conference on
Conference_Location :
Kailua-Kona, HI
Print_ISBN :
0-8186-1911-2
DOI :
10.1109/HICSS.1989.47176