DocumentCode :
1904390
Title :
3D IC Process integration challenges and solutions
Author :
Powell, Kevin ; Burgess, Stephen ; Wilby, Tony ; Hyndman, Rhonda ; Callahan, John
Author_Institution :
Aviza Technology Ltd, Ringland Way, Newport, Gwent, NP18 2TA U.K., Phone +44 1633 41400, Fax +44 1633 414180, email: kevin.powell@aviza.com
fYear :
2008
fDate :
1-4 June 2008
Firstpage :
40
Lastpage :
42
Abstract :
In this paper the process integration challenges for a 3-D die to wafer stacking technology are investigated. A process for etching through the full multi layer field dielectric of a completed wafer is achieved. Ionized PVD is used to form a barrier and liner, and is shown to allow full metal coverage of scallops and undercut resulting from the combined deep silicon via etch and oxide liner deposition processes. Void free copper plating of the completed via is demonstrated to verify successful integration of all stages necessary for through silicon via formation.
Keywords :
Atherosclerosis; Bandwidth; Dielectric materials; Etching; Packaging; Resists; Silicon; Stacking; Three-dimensional integrated circuits; Through-silicon vias;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Interconnect Technology Conference, 2008. IITC 2008. International
Conference_Location :
Burlingame, CA, USA
Print_ISBN :
978-1-4244-1911-1
Electronic_ISBN :
978-1-4244-1912-8
Type :
conf
DOI :
10.1109/IITC.2008.4546919
Filename :
4546919
Link To Document :
بازگشت