Title :
Crosstalk Analysis Method of 3-D Solenoid On-chip Inductors for High-speed CMOS SoCs
Author :
Hijioka, K. ; Tanabe, A. ; Amamiya, Y. ; Hayashi, Y.
Author_Institution :
Device Platforms Research Labs., NEC Corporation, 1120 Shimokuzawa, Sagamihara, Kanagawa 229-1198, Japan, (Phone) +81-42-771-4267, (FAX) +81-42-771-0886, (E-mail) hijioka@cq.jp.nec.com
Abstract :
A crosstalk between miniaturized "3-D solenoid" on-chip inductors with multi-layered local interconnects is analyzed by an equivalent circuit model using the mixed-mode S-parameters. The circuit model parameters indicate that the crosstalk between the miniaturized 3-D solenoid inductors is originated mainly from the magnetic coupling. Thus, the crosstalk is reduced by arranging guard rings effectively. Based on this result, a design guideline is derived for fine-pitched placement of the 3-D solenoid inductors to minimize the total chip area of the high-speed logic circuits. Usefulness of the fine-pitched 3-D solenoid inductors is demonstrated in a 39.8 Gb/s D-type flip-flop circuit under 1.0 V supply voltage in 65 nm-node CMOS ULSI.
Keywords :
Coupling circuits; Crosstalk; Equivalent circuits; Inductors; Integrated circuit interconnections; Magnetic analysis; Magnetic circuits; Scattering parameters; Semiconductor device modeling; Solenoids;
Conference_Titel :
Interconnect Technology Conference, 2008. IITC 2008. International
Conference_Location :
Burlingame, CA, USA
Print_ISBN :
978-1-4244-1911-1
Electronic_ISBN :
978-1-4244-1912-8
DOI :
10.1109/IITC.2008.4546962