Title :
Variability analysis for sub-100 nm PD/SOI CMOS SRAM cell
Author :
Joshi, Rajiv V. ; Mukhopadhyay, Saibal ; Plass, Donald W. ; Chan, Yuen H. ; Chuang, Ching-Te ; Devgan, A.
Author_Institution :
IBM T. J. Watson Res. Center, Yorktown Heights, NY, USA
Abstract :
We have studied the impacts of floating body effect, device leakage, and gate oxide tunneling leakage on the read and write stability of a PD/SOI CMOS SRAM cell under Vt, L and W variations in sub-100 nm technology for the first time. The floating body effect is shown to degrade the read stability while improving the write stability. On the other hand, the gate-to-body tunneling current improves the read stability while degrading the write stability. It is also shown that the use of high-Vt cell transistors can improve the read and write stability without causing significant performance degradation.
Keywords :
CMOS memory circuits; SRAM chips; circuit stability; leakage currents; silicon-on-insulator; tunnelling; 100 nm; CMOS SRAM cell; PD/SOI SRAM; device leakage; floating body effect; gate oxide tunneling leakage; gate-to-body tunneling current; high-Vt cell transistors; read stability; variability analysis; write stability; CMOS technology; Circuit noise; Circuit stability; Circuit synthesis; Degradation; Fluctuations; Noise measurement; Random access memory; Threshold voltage; Tunneling;
Conference_Titel :
Solid-State Circuits Conference, 2004. ESSCIRC 2004. Proceeding of the 30th European
Print_ISBN :
0-7803-8480-6
DOI :
10.1109/ESSCIR.2004.1356655