DocumentCode :
1906538
Title :
Synthesis for testability of large complexity controllers
Author :
Fummi, F. ; Sciuto, D. ; Serro, M.
Author_Institution :
Dipartimento di Elettronica, Politecnico di Milano, Italy
fYear :
1995
fDate :
2-4 Oct 1995
Firstpage :
180
Lastpage :
185
Abstract :
Specification of large complexity controllers in industrial design environments is performed by means of a top-down methodology leading to a description based on a hierarchy of FSMs. This paper presents a set of algorithms which compare such hierarchical descriptions with their structural implementations to produce irredundant circuits for which test patterns are easily derived. These algorithms can be inserted into any commercial design flow, based on VHDL descriptions, thus creating a synthesis for testability environment which provides testable and optimized gate-level descriptions
Keywords :
automatic testing; design for testability; finite state machines; hardware description languages; high level synthesis; logic CAD; logic gates; FSM; VHDL; design for testability; finite state machines; hierarchical descriptions; industrial design environments; irredundant circuits; large complexity controllers; optimized gate-level descriptions; specification; synthesis for testability; testable descriptions; top-down methodology; Algorithm design and analysis; Circuit faults; Circuit synthesis; Circuit testing; Computer science; Design optimization; Hardware design languages; Industrial control; Redundancy; Test pattern generators;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer Design: VLSI in Computers and Processors, 1995. ICCD '95. Proceedings., 1995 IEEE International Conference on
Conference_Location :
Austin, TX
ISSN :
1063-6404
Print_ISBN :
0-8186-7165-3
Type :
conf
DOI :
10.1109/ICCD.1995.528808
Filename :
528808
Link To Document :
بازگشت