DocumentCode :
190667
Title :
FPGA implementation of a clockless stochastic LDPC decoder
Author :
Ceroici, Chris ; Gaudet, Vincent C.
Author_Institution :
Dept. of Electr. & Comput. Eng., Univ. of Waterloo, Waterloo, ON, Canada
fYear :
2014
fDate :
20-22 Oct. 2014
Firstpage :
1
Lastpage :
5
Abstract :
This paper demonstrates a clockless stochastic low-density parity-check (LDPC) decoder implemented on a Field-Programmable Gate Array (FPGA). Stochastic computing reduces the wiring complexity necessary for decoding by replacing operations such as multiplication and division with simple logic gates and serial processing. Clockless decoding increases the throughput of the decoder by eliminating the requirement for node signals to be synchronized after each decoding cycle. The design is implemented on an ALTERA Stratix IV EP4SGX230 FPGA and the frame error rate (FER), throughput, and power performance are presented for (96,48) and (204,102) LDPC decoders.
Keywords :
decoding; error statistics; field programmable gate arrays; parity check codes; ALTERA Stratix IV EP4SGX230 FPGA implementation; FER; clockless stochastic LDPC decoder; clockless stochastic low-density parity-check decoder; field-programmable gate array; frame error rate; stochastic computing; Clocks; Decoding; Field programmable gate arrays; Parity check codes; Synchronization; Throughput; Wires; clockless decoding; hardware implementation; stochastic computation;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Signal Processing Systems (SiPS), 2014 IEEE Workshop on
Conference_Location :
Belfast
Type :
conf
DOI :
10.1109/SiPS.2014.6986088
Filename :
6986088
Link To Document :
بازگشت