Title :
Accurate power measurement methodology for VLSI circuits using CAD tools
Author :
Ajay, G. ; Rajan, Radha ; Chakravarthi, Veena S.
Author_Institution :
Dept. of Electron. & Commun. Eng., B.N.M.I.T, Bangalore, India
Abstract :
Electronic design Automation (EDA) tools are used for design verification before fabrication of the integrated circuits. The accuracy of the power measured using these EDA Tools are overlooked since the approximations are good enough to take design decisions. An error in the range of 9.6 - 14.18% is observed between the power indicated in the circuit by the tool and theoretical calculations. These approximations are not very well documented by the EDA tool vendors. Of late, with IP based design flow, power has been the major parameter to assess the quality of the IP core and accuracy of the power measurement of the CAD tools is important. The EDA simulation tools come with built-in functions to measure the power consumption. [1] In this paper we present different ways of measuring the power of the circuit using the EDA simulation tools and their accuracy when compared with the theoretical computations. Work demonstrates the most appropriate method of power measurement in a circuit using Cadence Virtuoso Analog design environment and its result browser.
Keywords :
VLSI; circuit simulation; electronic design automation; integrated circuit design; power measurement; CAD tool; Cadence Virtuoso analog design environment; EDA simulation tool; IP based design flow; IP core; VLSI circuit; design decision; design verification; electronic design automation; integrated circuit fabrication; power consumption; power measurement methodology; Current measurement; Design automation; Erbium; Logic gates; Power measurement; Welding;
Conference_Titel :
Devices, Circuits and Systems (ICDCS), 2012 International Conference on
Conference_Location :
Coimbatore
Print_ISBN :
978-1-4577-1545-7
DOI :
10.1109/ICDCSyst.2012.6188642