DocumentCode :
1907745
Title :
Pragmatic study of the nanowire FETs with nonideal gate structures
Author :
Lin, Jyi-Tsong ; Chen, Chun-Yu ; Chiang, Meng-Hsueh
Author_Institution :
Dept. of Electron. Eng., Nat. Sun Yat-Sen Univ., Kaohsiung, Taiwan
fYear :
2010
fDate :
13-14 June 2010
Firstpage :
1
Lastpage :
2
Abstract :
Device characteristics of the nanowire FETs with nonideal gate structures, such as nonuniform gate oxide and elliptic wire, are investigated using 3D numerical simulation. As the nonideal nanowire cases show acceptable device characteristics and still maintain good performance projection, various nanowires FETs are thus flexible for manufacturing. By simply changing the wire diameter from 10 nm to 7 nm at the 25 nm technology node, 22% improvement in gate delay is predicted.
Keywords :
field effect transistors; nanowires; numerical analysis; 3D numerical simulation; elliptic wire; nanowire FET; nonideal gate structures; nonuniform gate oxide; size 10 nm; size 25 nm; size 7 nm; Capacitance; FETs; Logic gates; Nanoscale devices; Performance evaluation; Wire;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Silicon Nanoelectronics Workshop (SNW), 2010
Conference_Location :
Honolulu, HI
Print_ISBN :
978-1-4244-7727-2
Electronic_ISBN :
978-1-4244-7726-5
Type :
conf
DOI :
10.1109/SNW.2010.5562568
Filename :
5562568
Link To Document :
بازگشت