DocumentCode :
1908080
Title :
Design of low power and high performance router using dynamic power reduction technique
Author :
Thalluri, Lakshmi Narayana ; Sukhavasi, Susrutha Babu ; Sukhavasi, Suparshya Babu ; Tatineni, Krishna Karthik ; Kalavakolanu, S. R Sastry
fYear :
2012
fDate :
15-16 March 2012
Firstpage :
49
Lastpage :
53
Abstract :
This paper describes about the design methodology for reducing router power consumption with the aid of RTL clock gating technique. It causes inactive clocked elements to have clock gating logic (automatically by using cadence tool) which reduces power consumption on those elements to zero when the values stored by those elements are not changing. This technique allows a variety of features such as easily configurable, automatically implemented clock gating which allows maximal reduction in power requirements with minimal designer involvement and software involvement. In this paper, source code was written in Verilog (Hardware Descriptive language) and it was synthesized in Xilinx 9.1i version, simulated in Modelsim 6.6 version and clock gating was applied by using Cadence.
Keywords :
hardware description languages; logic circuits; logic design; network routing; Cadence; Modelsim 6.6 version; RTL clock gating technique; Verilog; Xilinx 9.1i version; clock gating logic; dynamic power reduction technique; hardware descriptive language; high performance router; low power router; router power consumption; Clocks; Libraries; Payloads; Routing protocols; Switches; Synchronization; Clock Gating; FIFO; FSM; Low Power Digital Design; Router; Verilog;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Devices, Circuits and Systems (ICDCS), 2012 International Conference on
Conference_Location :
Coimbatore
Print_ISBN :
978-1-4577-1545-7
Type :
conf
DOI :
10.1109/ICDCSyst.2012.6188672
Filename :
6188672
Link To Document :
بازگشت