DocumentCode :
1908962
Title :
Evaluation of branch predictors targeting easeful diagnosis of design inaccuracies
Author :
Das, Baisakhi ; Saha, Mousumi ; Bhattacharya, Gunjan ; Sikda, Biplab K.
Author_Institution :
Dept. of Inf. Technol., Gurunanak Inst. of Technol., Sodepur, India
fYear :
2012
fDate :
15-16 March 2012
Firstpage :
230
Lastpage :
234
Abstract :
The design inaccuracy (fault) in predictors can cause huge power loss in processor posing serious threat to the designers. The objective of the current analysis of fault impact on the processor power consumption is to devise a methodology for diagnosis of the faulty module in a branch predictor. It is effectively the first step for identification of DPL (design to avoid power loss) in a processor. Exhaustive analysis reveals that the undoubted diagnosis of design inaccuracies, that is effective for DPL, can be formalized in a TWO-LEVEL predictor by sensing the power drainage from processor.
Keywords :
computer architecture; fault diagnosis; fault tolerant computing; integrated circuit design; power aware computing; power electronics; DPL identification; branch predictor evaluation; current analysis; design inaccuracies diagnosis; design-to-avoid power loss; fault impact; faulty module; power drainage; processor power consumption; two-level predictor; Accuracy; Benchmark testing; Out of order; Branch predictor; fault diagnosis; power consumption; speculative execution;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Devices, Circuits and Systems (ICDCS), 2012 International Conference on
Conference_Location :
Coimbatore
Print_ISBN :
978-1-4577-1545-7
Type :
conf
DOI :
10.1109/ICDCSyst.2012.6188711
Filename :
6188711
Link To Document :
بازگشت