DocumentCode :
1909013
Title :
Low power analysis of Triple Gate MOSFETs
Author :
Nirmal, D. ; Joy, Doreen ; Varughese, Shevin Bobin ; Princess, Flavia ; Kumar, Vijaya
Author_Institution :
Dept. of Electron. & Commun. Eng., Karunya Univ., Coimbatore, India
fYear :
2012
fDate :
15-16 March 2012
Firstpage :
126
Lastpage :
129
Abstract :
Triple Gate MOSFET is presented for reduced short channel effects and has better scalability. Triple gate MOSFET is simulated with different device dimensions with 2D device simulator and performance is analysed. Three dimensional simulation of Triple gate is presented which has three different regions, one on the top and two in the sidewall of the fin. 3D Triple gate operates at low power with lower leakage and high performance providing a way to manage density. Since these fins are vertical in nature, transistors can be packed closer together, a critical component to the technological and economic benefits of Moore´s law. A comparison of the Ion current, Ioff current, Ion/Ioff ratio and transconductance for different Triple Gate MOSFET structures is done.
Keywords :
MOSFET; 2D device simulator; 3D triple gate; Moore law; low power analysis; triple gate MOSFET structures; triple gate three dimensional simulation; CMOS integrated circuits; CMOS technology; Dielectrics; Logic gates; MOSFETs; Performance evaluation; Ioff current; Ion current; Ion/Ioff ratio and transconductance; Triple gate MOSFET;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Devices, Circuits and Systems (ICDCS), 2012 International Conference on
Conference_Location :
Coimbatore
Print_ISBN :
978-1-4577-1545-7
Type :
conf
DOI :
10.1109/ICDCSyst.2012.6188713
Filename :
6188713
Link To Document :
بازگشت