Title :
FPGA design of a fast 32-bit floating point multiplier unit
Author :
Jain, Anna ; Dash, Baisakhy ; Panda, Ajit Kumar ; Suresh, Muchharla
Abstract :
An architecture for a fast 32-bit floating point multiplier compliant with the single precision IEEE 754-2008 standard has been proposed in this paper. This design intends to make the multiplier faster by reducing the delay caused by the propagation of the carry by implementing adders having the least power delay constant. The implementation of the multiplier module has been done in a top down approach. The sub-modules have been written in Verilog HDL and then synthesized and simulated using the Xilinx ISE 12.1 targeted on the Spartan 3E FPGA.
Keywords :
adders; field programmable gate arrays; hardware description languages; logic design; multiplying circuits; FPGA design; Spartan 3E FPGA; Verilog HDL; Xilinx ISE 12.1; adder; floating point multiplier unit; multiplier module; power delay constant; single precision IEEE 754-2008 standard; top down approach; word length 32 bit; Computers; Delay; Field programmable gate arrays; Hardware design languages; Table lookup;
Conference_Titel :
Devices, Circuits and Systems (ICDCS), 2012 International Conference on
Conference_Location :
Coimbatore
Print_ISBN :
978-1-4577-1545-7
DOI :
10.1109/ICDCSyst.2012.6188744