DocumentCode :
1909917
Title :
Shallow Junctions, Silicide Requirements and Process Technologies for Sub 0.5 μm CMOS
Author :
Davari, Bijan
Author_Institution :
IBM T.J. Watson Research Center, Yorktown Heights, NY 10598
fYear :
1992
fDate :
14-17 Sept. 1992
Firstpage :
649
Lastpage :
656
Abstract :
CMOS technology scaling dictates the reduction of the Source/Drain (S/D) junction depths to reduce punch-through and short channel effects. But simultaneously, lower contact resistances are needed as the device channel resistance decreases low S/D junction sheet resistance is required for improved density, and low S/D junction leakage should be maintained for reduced stand-by power and longer refresh time. In this paper, these conflicting requirements and several key technology elements for shallow junctions including silicide with thin TiSi2 and the application of rapid thermal processing (RTP) will be presented. 0.25 μm CMOS S/D with junctions depths in the range of 0.1μm-0.15μm and less than 10 Ω□sheet resistance, exhibiting low leakage and contact resistance are demonstrated.
Keywords :
CMOS process; CMOS technology; Circuit optimization; Contact resistance; Degradation; Delay; Electric resistance; Power supplies; Silicides; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid State Device Research Conference, 1992. ESSDERC '92. 22nd European
Conference_Location :
Leuven, Belgium
Print_ISBN :
0444894780
Type :
conf
Filename :
5435378
Link To Document :
بازگشت