DocumentCode :
1912511
Title :
Design of compactors for signature-analyzers in built-in self-test
Author :
Wohl, Peter ; Waicukauski, John A. ; Williams, T.W.
Author_Institution :
Synopsys Inc., Williston, VT, USA
fYear :
2001
fDate :
2001
Firstpage :
54
Lastpage :
63
Abstract :
Originally developed decades ago, logic built-in self-test (BIST) evolved and is now increasingly being adopted to cope with rapid growth in design size and complexity. Compared to deterministic pattern test, logic BIST requires many more test patterns, and therefore, increased test time unless many more internal scan chains can be shifted in parallel. To match this large number of scan chains, the width of the signature analyzer would have to be enlarged, which would result in large area overhead and signature storage space. Instead, a combinational space-compactor is inserted between the scan chain outputs and the signature analyzer inputs. However, the compactor may deteriorate the ability to test and diagnose the design. This paper analyzes how compactors affect test and diagnosis and shows that compactors can be designed to actually improve the testability of certain faults, while providing full diagnosis capability. Algorithms that allow automated design of optimal compactors are presented and results are discussed
Keywords :
automatic test pattern generation; boundary scan testing; built-in self test; combinational circuits; design for testability; logic analysers; logic testing; area overhead; combinational space-compactor; design complexity; design size; logic built-in self-test; scan chains; signature analyzer; signature storage space; test patterns; test time; testability; Built-in self-test; Equations; Fault detection; Testing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Test Conference, 2001. Proceedings. International
Conference_Location :
Baltimore, MD
ISSN :
1089-3539
Print_ISBN :
0-7803-7169-0
Type :
conf
DOI :
10.1109/TEST.2001.966618
Filename :
966618
Link To Document :
بازگشت