DocumentCode :
1913087
Title :
Ultra-low-power analog and digital circuits and microsystems using disruptive ultra-low-leakage design techniques
Author :
Flandre, D. ; Bulteel, O. ; Gosset, G. ; Rue, B. ; Bol, D.
Author_Institution :
Inst. of Inf. & Commun. Technol., Electron. & Appl. Math. (ICTEAM), Univ. catholique de Louvain (UCL), Louvain-la-Neuve, Belgium
fYear :
2012
fDate :
14-17 March 2012
Firstpage :
1
Lastpage :
2
Abstract :
In this paper, we describe circuits and microsystems applications of a disruptive ultra-low-leakage design technique for drastically reducing the off current in CMOS analog and digital functions without reducing the functional performance. The technique uses a pair of source-connected n- and p-MOSFETs, implementing an auto-bias of the stand-by gate-to-source voltage of the nMOS transistor at a negative voltage and that of the p-device at a positive level, thereby reducing the off current towards its physical limits. Changing the gate and drain connections, we propose a series of ultra-low-power basic blocks : a 2-terminal diode, a 3-terminal transistor and a voltage follower. These blocks can be combined to yield a 7-transistor SRAM cell and an MTCMOS latch with record low stand-by leakage but still high-speed performance, as well as high-efficiency power-management units for RF and PV energy harvesting and a microwatt interface for implanted capacitive sensors.
Keywords :
CMOS analogue integrated circuits; MOSFET; SRAM chips; capacitive sensors; energy harvesting; flip-flops; low-power electronics; micromechanical devices; operational amplifiers; semiconductor diodes; transistors; 2-terminal diode; 3-terminal transistor; 7-transistor SRAM cell; CMOS analog functions; MTCMOS latch; PV energy harvesting; RF energy harvesting; digital functions; disruptive ultra-low-leakage design techniques; drain connections; functional performance; gate connections; high-efficiency power-management units; high-speed performance; implanted capacitive sensors; microsystems; microwatt interface; nMOS transistor; negative voltage; off current towards; p-device; positive level; record low stand-by leakage; source-connected n-MOSFET; source-connected p-MOSFET; stand-by gate-to-source voltage; ultra-low-power analog circuits; ultra-low-power basic blocks; ultra-low-power digital circuits; voltage follower; CMOS integrated circuits; CMOS technology; Logic gates; MOSFETs; Radiofrequency identification; SOI technology; SRAM; Ultra low leakage; Ultra low power; analog and digital CMOS circuits; energy harvesting; logic; power management; voltage reference;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Devices, Circuits and Systems (ICCDCS), 2012 8th International Caribbean Conference on
Conference_Location :
Playa del Carmen
Print_ISBN :
978-1-4577-1116-9
Electronic_ISBN :
978-1-4577-1115-2
Type :
conf
DOI :
10.1109/ICCDCS.2012.6188884
Filename :
6188884
Link To Document :
بازگشت