DocumentCode :
1913924
Title :
Performance Analysis for Clock and Data Recovery Circuits under Process Variation
Author :
Pan, X. ; Jone, Wen B ; Das, S.R.
Author_Institution :
Dept. of Electr. & Comput. Eng., Univ. of Cincinnati, Cincinnati, OH
fYear :
2008
fDate :
12-15 May 2008
Firstpage :
1675
Lastpage :
1680
Abstract :
In this research, a clock and data recovery circuit is laid out by TSMC 180 nm technology. The performance variation caused by process variation is investigated by HSPICE simulation, and compared with the theoretical analysis results derived through the mathematical model of the clock and data recovery circuit. The results demonstrate that our theoretical model matches well with the real simulations. Both theoretical and simulation results also indicate that process variations in the low pass filter have significant impact on performance parameters such as damping ratio, natural frequency, and lock time of the clock and data recovery circuit.
Keywords :
SPICE; clocks; low-pass filters; synchronisation; HSPICE simulation; clock recovery; clocks; data recovery circuits; low pass filter; performance parameters; process variations; Analytical models; Automatic testing; Circuit optimization; Circuit simulation; Clocks; Damping; Frequency; Mathematical model; Performance analysis; Predictive models; Pseudo-exhaustive testing; built-in self testing; capacitive coupling; inductive coupling; signal integrity testing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Instrumentation and Measurement Technology Conference Proceedings, 2008. IMTC 2008. IEEE
Conference_Location :
Victoria, BC
ISSN :
1091-5281
Print_ISBN :
978-1-4244-1540-3
Electronic_ISBN :
1091-5281
Type :
conf
DOI :
10.1109/IMTC.2008.4547313
Filename :
4547313
Link To Document :
بازگشت