DocumentCode :
1914157
Title :
Signal integrity analysis of high-speed, high-pin-count digital packages
Author :
Tsai, Cheng-Ting
Author_Institution :
Motorola Semicond. Products Sect., Chandler, AZ
fYear :
1990
fDate :
20-23 May 1990
Firstpage :
1098
Abstract :
A transmission-line model of package traces in conjunction with a lattice diagram technique is used to study the signal integrity problem in digital systems using high-speed, high-pin-count packages. Formulae which predict the signal degradations, including overshoot/undershoot and edge-rate degradation, are presented for two different high-speed digital system interconnect schemes (parallel termination and series termination) at different locations of the interconnect (output, input, package-board junction, etc.) Among different degradations at various places on the interconnect, the one of most concern to system designers is the reflection noise in multiple fanouts or bidirectional buffers. An experimental procedure was developed to verify this problem and to quantitatively measure the magnitude of the reflection noise. An experimental 288-PGA (pin-grid-array) package which may represent the current package technology was chosen for this experiment. The results clearly indicate that package parasitics can substantially affect the signal integrity of current high-speed digital systems. According to the present study, it is not possible to choose a single package impedance Zp which can give optimized signal response everywhere along the interconnect. It may be a design tradeoff to choose a particular package impedance for a specific system. However, the study also indicates that choosing a package impedance is far less important that minimizing the package delay
Keywords :
delays; digital systems; packaging; bidirectional buffers; digital systems; edge-rate degradation; high-pin-count digital packages; lattice diagram technique; multiple fanouts; optimized signal response; overshoot/undershoot; package delay; package parasitics; package traces; package-board junction; parallel termination; pin-grid-array; reflection noise; series termination; signal degradations; transmission-line model; Acoustic reflection; Degradation; Digital systems; Impedance; Lattices; Noise measurement; Packaging; Signal analysis; Signal design; Transmission lines;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronic Components and Technology Conference, 1990. ., 40th
Conference_Location :
Las Vegas, NV
Type :
conf
DOI :
10.1109/ECTC.1990.122322
Filename :
122322
Link To Document :
بازگشت