Title :
Two-dimensional test data compression for scan-based deterministic BIST
Author :
Liang, Hua-Guo ; Hellebrand, Sybille ; Wunderlich, Hans- Joachim
Author_Institution :
Stuttgart Univ., Germany
Abstract :
A novel architecture for scan-based mixed mode BIST is presented. To reduce the storage requirements for the deterministic patterns it relies on a two-dimensional compression scheme, which combines the advantages of known vertical and horizontal compression techniques. To reduce both the number of patterns to be stored and the number of bits to be stored for each pattern, deterministic test cubes are encoded as seeds of an LFSR (horizontal compression), and the seeds are again compressed into seeds of a folding counter sequence (vertical compression). The proposed BIST architecture is fully compatible with standard scan design, simple and flexible, so that sharing between several logic cores is possible. Experimental results show that the proposed scheme requires less test data storage than previously published approaches providing the same flexibility and scan compatibility
Keywords :
application specific integrated circuits; automatic test pattern generation; binary sequences; boundary scan testing; built-in self test; data compression; integrated circuit testing; logic testing; mixed analogue-digital integrated circuits; LFSR; deterministic patterns; folding counter sequence; horizontal compression; logic cores; mixed mode BIST; scan compatibility; scan-based deterministic BIST; storage requirements; test cubes; test data storage; two-dimensional test data compression; vertical compression; Automatic testing; Built-in self-test; Circuit faults; Circuit testing; Counting circuits; Fault detection; Logic testing; System testing; Test data compression; Test pattern generators;
Conference_Titel :
Test Conference, 2001. Proceedings. International
Conference_Location :
Baltimore, MD
Print_ISBN :
0-7803-7169-0
DOI :
10.1109/TEST.2001.966712