DocumentCode :
1916348
Title :
A PLL-Based Real-Time Adaptation Circuit for Digital Error Correction of a Pipeline A/D Converter
Author :
Karttunen, Juha ; Rahkonen, Timo
Author_Institution :
Dept. of Electr. Eng., Oulu Univ.
fYear :
2006
fDate :
Nov. 2006
Firstpage :
163
Lastpage :
166
Abstract :
A quickly locking tracking digital phase-locked loop (PLL) has been implemented to train the digital error correction circuitry of an A/D converter. The PLL and the error correction engine are implemented on an FPGA, and the circuitry includes several speed-up techniques and adaptation loops. The training circuit has been tested using a prototype 14-bit, 300 kS/s pipeline A/D converter driven by a clean sinusoid. The correction for the four msb stages was trained, resulting in an average improvement of 10 dB in SFDR, and reducing the remaining INL below the noise floor of the system
Keywords :
analogue-digital conversion; digital phase locked loops; error correction; field programmable gate arrays; real-time systems; 14 bit; FPGA; PLL adaptation circuit; analogue digital conversion; digital error correction circuitry; digital phase-locked loop; pipeline A/D converter; real-time adaptation circuit; Circuit noise; Circuit testing; Engines; Error correction; Field programmable gate arrays; Noise reduction; Phase locked loops; Pipelines; Prototypes; Tracking loops;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Norchip Conference, 2006. 24th
Conference_Location :
Linkoping
Print_ISBN :
1-4244-0772-9
Type :
conf
DOI :
10.1109/NORCHP.2006.329269
Filename :
4126972
Link To Document :
بازگشت