Title :
Exploiting FPGA-based techniques for fault injection campaigns on VLSI circuits
Author :
Civera, P. ; Macchiarulo, L. ; Rebaudengo, M. ; Sonza Reorda, M. ; Violante, M.
Author_Institution :
Politecnico di Torino, Italy
Abstract :
Proposes an FPGA-based system to speed-up fault injection campaigns for the evaluation of the fault-tolerant capabilities of VLSI circuits. An environment is described, relying on FPGA-based emulation of the circuit. Suitable techniques are described, allowing one to emulate the effects of faults and to observe faulty behavior. The proposed approach allows the combination of the speed of hardware-based techniques, and the flexibility of simulation-based techniques. Experimental results are provided showing that significant speed-up figures with respect to state-of-the-art simulation-based techniques can be achieved
Keywords :
VLSI; fault simulation; fault tolerance; field programmable gate arrays; integrated circuit testing; logic testing; FPGA-based techniques; VLSI circuits; fault injection campaigns; fault-tolerant capabilities; hardware-based techniques; simulation-based techniques; speed-up figures; Analytical models; Circuit faults; Circuit simulation; Computational modeling; Costs; Fault tolerant systems; Field programmable gate arrays; Prototypes; Very large scale integration; Virtual prototyping;
Conference_Titel :
Defect and Fault Tolerance in VLSI Systems, 2001. Proceedings. 2001 IEEE International Symposium on
Conference_Location :
San Francisco, CA
Print_ISBN :
0-7695-1203-8
DOI :
10.1109/DFTVS.2001.966777