DocumentCode :
1917219
Title :
Evaluation of clock distribution networks´ most likely faults and produced effects
Author :
Metra, C. ; Francescantonio, S. ; Mak, T.M. ; Riccò, B.
Author_Institution :
Dipt. di Elettronica, Inf. e Sistemistica, Bologna Univ., Italy
fYear :
2001
fDate :
2001
Firstpage :
357
Lastpage :
365
Abstract :
Starting from the analysis of real process data and considering, as a reference, an Intel microprocessor we evaluate the fault models that better describe the manufacturing defects that are most likely to affect signals of the clock distribution network. The probability of these faults has been estimated by means of Inductive Fault Analysis (IFA) and has been found to be, for the majority of cases, comparable if not one order of magnitude higher than that of other most likely microprocessor faults. The effects of the most likely clock faults has then been analyzed by means of electrical level simulations. Differently from what is generally implicitly assumed, we have found that only a small percentage of these faults results in a catastrophic failure of the microprocessor, thus being possibly easily detectable during manufacturing test, while the majority results in a local failure, which cannot be detected during manufacturing test, although compromising the microprocessor correct operation and causing an unacceptable decrease in its reliability
Keywords :
failure analysis; fault simulation; integrated circuit reliability; microprocessor chips; probability; synchronisation; timing circuits; Intel microprocessor; catastrophic failure; clock distribution network; electrical level simulations; fault models; inductive fault analysis; local failure; manufacturing defects; manufacturing test; microprocessor faults; probability; reliability; synchronous systems; Aerospace electronics; Analytical models; Clocks; Manufacturing processes; Microprocessors; Sequential analysis; Signal analysis; Signal processing; System testing; Virtual manufacturing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Defect and Fault Tolerance in VLSI Systems, 2001. Proceedings. 2001 IEEE International Symposium on
Conference_Location :
San Francisco, CA
ISSN :
1550-5774
Print_ISBN :
0-7695-1203-8
Type :
conf
DOI :
10.1109/DFTVS.2001.966789
Filename :
966789
Link To Document :
بازگشت