DocumentCode :
1917597
Title :
0.35μm CMOS Technology with Chemical Mechanical Polishing for Three Metallization Levels Planarization
Author :
Lerme, M. ; Arena, C. ; Deleonibus, S. ; Demolliens, O. ; Fayolle, M. ; Gobil, Y. ; Guegan, G. ; Heitzmann, M. ; Laurens, M. ; Martin, F. ; Morand, Y. ; Molle, P. ; Vinet, F.
Author_Institution :
GRESSI-LETI (CEA-Technologies Avancées) DMEL-CENG, 17 rue des Martyrs 38054 Grenoble Cedex 9 France
fYear :
1994
fDate :
11-15 Sept. 1994
Firstpage :
121
Lastpage :
124
Abstract :
Multilevel metallization is a key process for the technology generations below 0.5μm. As the design rules are going smaller, the limits of the classical SOG Etch-Back process are reached in terms of process complexity and long distance planarization. The solution to this problem is to use a Chemical Mechanical Polishing technique for the dielectric planarization. In this paper, we will demonstrate that this CMP technique is compatible with a 0.35 CMOS technology in terms of transistor behaviour and triple metal process assembly.
Keywords :
CMOS process; CMOS technology; Chemical technology; Dielectrics; MOSFETs; Metallization; Planarization; Sputter etching; Sputtering; Tin;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid State Device Research Conference, 1994. ESSDERC '94. 24th European
Conference_Location :
Edinburgh, Scotland
Print_ISBN :
0863321579
Type :
conf
Filename :
5435683
Link To Document :
بازگشت