DocumentCode :
1919308
Title :
Poster: Exploring Design Space of a 3D Stacked Vector Cache - Designing a 3D Stacked Vector Cache using Conventional EDA Tools
Author :
Egawa, Ryusuke ; Tada, Jubee ; Endo, Yusuke ; Takizawa, Hiroyuki ; Kobayashi, Hiroaki
fYear :
2012
fDate :
10-16 Nov. 2012
Firstpage :
1477
Lastpage :
1477
Abstract :
Although 3D integration technologies with through silicon vias (TSVs) have expected to overcome the memory and power wall problems in the future microprocessor design, there is no promising EDA tools to design 3D integrated VLSIs. In addition, effects of 3D integration on microprocessor design have not been discussed well. Under this situation, this paper presents design approach of 3D stacked cache memories using existing EDA tools, and shows early performances evaluation of 3D stacked cache memories for vector processors.
fLanguage :
English
Publisher :
ieee
Conference_Titel :
High Performance Computing, Networking, Storage and Analysis (SCC), 2012 SC Companion:
Conference_Location :
Salt Lake City, UT
Print_ISBN :
978-1-4673-6218-4
Type :
conf
DOI :
10.1109/SC.Companion.2012.271
Filename :
6496054
Link To Document :
بازگشت