DocumentCode :
1919900
Title :
A parallel hardware architecture of deblocking filter in H264/AVC
Author :
Kthiri, M. ; Kadionik, P. ; Lévi, H. ; Loukil, H. ; Ben Atitallah, A. ; Masmoudi, N.
Author_Institution :
IMS Lab., Univ. Bordeaux 1, Talence, France
fYear :
2010
fDate :
11-12 Nov. 2010
Firstpage :
341
Lastpage :
344
Abstract :
This paper describes an efficient hardware architecture for the deblocking filter used in H.264/AVC baseline profile video coding standard and optimized for real time implementation. Thus, the deblocking filter is a computationally and data intensive tool resulting in an increased execution time of both encoding and decoding processes. In fact, the processing order of the filter and the memory organization are rearranged to facilitate the deblocking of the pixels in a parallel fashion and to prevent the deblocking filter hardware from unnecessarily waiting for the pixels that will be filtered become available. The proposed architecture is implemented in synthesizable HDL at RTL level and verified with the reference software. This hardware is designed to be used as part of a complete H.264/AVC decoder.
Keywords :
data compression; decoding; filtering theory; parallel architectures; video coding; H.264/AVC decoder; RTL level; baseline profile video coding standard; deblocking filter; decoding processes; parallel hardware architecture; reference software; Automatic voltage control; Computer architecture; Filtering; Filtering algorithms; Hardware; Pixel; Video coding; H.264/AVC video coding; deblocking filte; filtering orde; hardware implementation;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronics and Telecommunications (ISETC), 2010 9th International Symposium on
Conference_Location :
Timisoara
Print_ISBN :
978-1-4244-8457-7
Type :
conf
DOI :
10.1109/ISETC.2010.5679363
Filename :
5679363
Link To Document :
بازگشت