DocumentCode :
1920886
Title :
Simulation-Based Approach for Evaluating On-Chip Interconnect Architectures
Author :
Suboh, Suboh ; Bakhouya, Mohamed ; Lopez-Buedo, Sergio ; El-Ghazawi, Tarek
Author_Institution :
Dept. of Electr. & Comput. Eng., George Washington Univ, Washington, DC
fYear :
2008
fDate :
26-28 March 2008
Firstpage :
75
Lastpage :
80
Abstract :
On-chip interconnect (OCI) plays a prime role in the entire system-on-chip performance, energy consumption, and area requirements. OCI has become a successful research field given the dramatic increase in the number of processors and other functional units (IPs) that need to be integrated on a single chip. Current systems-on-chip (SoCs) use bus- based systems which become a bottleneck because of scalability, energy efficiency and frequency limitations. New sophisticated interconnects were recently proposed as a re search direction in SoC design, including distinct topologies and specific routing and switching techniques. This paper analyzes and compares five common NoC configurations, 2D mesh, ring, spidergon, fat-tree(FT) and butterfly fat-tree (BFT). These configurations are simulated for different traffic scenarios that imitate certain application domains, and comparison results for different performance metrics are presented.
Keywords :
multiprocessor interconnection networks; system-on-chip; 2D mesh; area requirements; butterfly fat-tree; energy consumption; on-chip interconnect architectures; spidergon; system-on-chip; Energy consumption; Energy efficiency; Frequency; Measurement; Network-on-a-chip; Routing; Scalability; System-on-a-chip; Topology; Traffic control;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Programmable Logic, 2008 4th Southern Conference on
Conference_Location :
San Carlos de Bariloche
Print_ISBN :
978-1-4244-1992-0
Type :
conf
DOI :
10.1109/SPL.2008.4547735
Filename :
4547735
Link To Document :
بازگشت