DocumentCode :
1921343
Title :
TDES Implementation in a Reconfigurable Computing Enviroment
Author :
Villegas, Jose A Jaramillo- ; Correa-Agudelo, Esteban M. ; Gomez-Londono, Rene
Author_Institution :
Comput. Sci. Dept., Univ. Tecnol. de Pereira, Madrid
fYear :
2008
fDate :
26-28 March 2008
Firstpage :
191
Lastpage :
195
Abstract :
The objective of this project is to evaluate the performance of the algorithm TDES (Triple Data Encryption Standard), used for encryption on high speed Ethernet networks. The algorithm is implemented using a hardware acceleration methodology in a reconfigurable computing environment, through a hardware description language, referred as VHDL (very high speed integrated circuit hardware description language), based in a FPGA (field programmable gate array). The results of the evaluation will be compared with results of the test done over a traditional software solution implemented by OpenSSL. It will be possible with the comparison to determine which solution has the best performance.
Keywords :
cryptography; field programmable gate arrays; hardware description languages; local area networks; reconfigurable architectures; Ethernet networks; FPGA; TDES implementation; Triple Data Encryption Standard; VHDL; field programmable gate array; hardware description language; reconfigurable computing environment; very high speed integrated circuit hardware description language; Acceleration; Computer science; Cryptography; Data security; Electronic mail; Ethernet networks; Field programmable gate arrays; Hardware design languages; Information security; Laboratories;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Programmable Logic, 2008 4th Southern Conference on
Conference_Location :
San Carlos de Bariloche
Print_ISBN :
978-1-4244-1992-0
Type :
conf
DOI :
10.1109/SPL.2008.4547755
Filename :
4547755
Link To Document :
بازگشت