DocumentCode :
1921467
Title :
Design and simulation of a CMOS DLL-based frequency multiplier
Author :
Ayat, Mehdi ; Atani, Reza Ebrahimi ; Mirzakuchaki, Sattar ; Zamanidoost, Amir
Author_Institution :
Electr. & Comput. Eng., Iran Univ. of Sci. & Technol., Tehran, Iran
fYear :
2010
fDate :
3-5 Oct. 2010
Firstpage :
450
Lastpage :
455
Abstract :
In this paper, a general delay locked loop based frequency multiplier is presented. No LC-tank and ring oscillator are used in the proposed design such that the power dissipation and chip area are drastically reduced. Moreover this multiplier does not require external component and it is primarily intended for ASIC design. All the simulation results are based upon UMC 0.13μm CMOS process at 1.2 V power supply. The simulation results show that the DLL can operate from 416MHz to 766MHz and the frequency multiplier synthesize frequency from 416MHz to 4.6 GHz. The proposed frequency multiplier possess the programmable function, and the output clock frequency are × 1, × 3 and × 6 of an input reference clock.
Keywords :
CMOS integrated circuits; application specific integrated circuits; delay lock loops; frequency multipliers; ASIC design; CMOS DLL based frequency multiplier; UMC CMOS process; delay locked loop; frequency 416 MHz to 4.6 GHz; size 0.13 mum; voltage 1.2 V; Charge pumps; Clocks; Delay; Detectors; Jitter; Phase frequency detector; Simulation;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Industrial Electronics & Applications (ISIEA), 2010 IEEE Symposium on
Conference_Location :
Penang
Print_ISBN :
978-1-4244-7645-9
Type :
conf
DOI :
10.1109/ISIEA.2010.5679424
Filename :
5679424
Link To Document :
بازگشت