DocumentCode :
1921541
Title :
Simulations of variable I-layer thickness effects on silicon PIN diode I-V characteristics
Author :
Jubadi, Warsuzarina Mat ; Noor, Siti Norafzaniza Mohammad
Author_Institution :
Dept. of Electron. Eng., Univ. Tun Hussein Onn Malaysia (UTHM), Batu Pahat, Malaysia
fYear :
2010
fDate :
3-5 Oct. 2010
Firstpage :
428
Lastpage :
432
Abstract :
PIN Diode gains its name from the idealized intrinsically doped, I-layer, sandwiched between a P-type and N-type layer. The N-layer of PIN diode was doped with Arsenic and the P-layer doped with Boron. The performance of the PIN diode primarily depends on the chips geometry and the nature of the semiconductor material, particularly in the I-layer. This paper presents a simulation of four I-layer thickness (5μm, 20μm, 30μm and 50μm) effects on the silicon PIN diode I-V characteristics carried out by using Sentaurus Technology Computer Aided Design (TCAD). The major goals of the simulation work are to study the I-layer thickness (d) effects on diode I-V characteristics and to implement PIN diode fabrication process flow into a commercially available process environment. The important parameters of PIN diode were analyzed to study the effect of PIN diode I-V characteristics.
Keywords :
p-i-n diodes; technology CAD (electronics); chips geometry; silicon PIN diode I-V characteristics; variable I-layer thickness effects; Computational modeling; Doping profiles; PIN photodiodes; Semiconductor diodes; Semiconductor process modeling; Silicon; I-layer; PIN diode; Sentaurus TCAD; thickness;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Industrial Electronics & Applications (ISIEA), 2010 IEEE Symposium on
Conference_Location :
Penang
Print_ISBN :
978-1-4244-7645-9
Type :
conf
DOI :
10.1109/ISIEA.2010.5679427
Filename :
5679427
Link To Document :
بازگشت