DocumentCode :
1922827
Title :
Fault Tolerant and Low Energy Write-Back Heterogeneous Set Associative Cache for DSM Technologies
Author :
Manoochehri, Mehrtash ; Ejlali, Alireza ; Miremadi, Seyed Ghassem
Author_Institution :
Dept. of Comput. Eng., Sharif Univ. of Technol., Tehran
fYear :
2009
fDate :
16-19 March 2009
Firstpage :
448
Lastpage :
453
Abstract :
This paper presents a fault tolerant and energy efficient write-back set-associative cache, which has a heterogeneous structure. The cache architecture is based on partitioning the ways of each set into two different parts. In each set, one cache way uses SEC-DED code and maintains dirty blocks while the other ways employ parity bit and keep clean blocks. To evaluate the set-associative cache, SIMPLESCALAR tool and CACTI analytical model are used. The experimental results show that as the feature size decreases and the associativity increases, the energy saving of the proposed cache increases. The experimental results express that for an 8-way set-associative cache in 32 nm, about 7% area and 2%-17% energy consumption are saved. These figures are achieved by keeping the reliability in the same level of the conventional SEC-DED protected cache.
Keywords :
cache storage; demand side management; error correction codes; error detection codes; fault tolerant computing; CACTI analytical model; DSM technologies; SEC-DED code; SIMPLESCALAR tool; fault tolerant; low energy write-back heterogeneous set associative cache; Analytical models; Availability; Computer security; Energy consumption; Energy efficiency; Error correction codes; Fault tolerance; Microprocessors; Protection; Threshold voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Availability, Reliability and Security, 2009. ARES '09. International Conference on
Conference_Location :
Fukuoka
Print_ISBN :
978-1-4244-3572-2
Electronic_ISBN :
978-0-7695-3564-7
Type :
conf
DOI :
10.1109/ARES.2009.115
Filename :
5066508
Link To Document :
بازگشت